DocumentCode :
421383
Title :
Improving mixed-single SOC testing: a power-aware reuse-based approach with analog BIST
Author :
Andrade, Antonio, Jr. ; Cota, Erika ; Lubaszewski, Marcelo
Author_Institution :
Electr. Eng. Dept., Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2004
fDate :
7-11 Sept. 2004
Firstpage :
105
Lastpage :
110
Abstract :
Analog BIST and SoC testing are two topics that have been extensively, but independently, studied in the last few years. However, current mixed-signals systems require the combination of these subjects to generate a cost-effective test solution for the whole SoC. This paper discusses the impact on the global system testing time of an analog BIST method based on digital reuse. Experimental results show that the reuse of digital blocks to test analog signals is indeed a very efficient strategy, even under power constraints, as long as the BIST technique reduces the analog testing time.
Keywords :
built-in self test; integrated circuit testing; mixed analogue-digital integrated circuits; system-on-chip; analog BIST; analog signals testing; cost effective test solution; digital blocks; global system testing time; mixed signal SoC testing; power aware reuse based approach; Analog circuits; Built-in self-test; Circuit testing; Costs; Filters; Hardware; Permission; Power system reliability; Radio frequency; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 2004. SBCCI 2004. 17th Symposium on
Print_ISBN :
1-58113-947-0
Type :
conf
DOI :
10.1109/SBCCI.2004.241288
Filename :
1360553
Link To Document :
بازگشت