Title :
Low-power dual Vth pseudo dual Vdd domino circuits
Author :
Dhillon, Yuvraj Singh ; Diril, Abdulkadir Utku ; Chatterjee, Abhijit ; Singh, Adit D.
Author_Institution :
School of ECE, Georgia Tech., Atlanta, GA, USA
Abstract :
Domino logic is a commonly used alternative to CMOS logic for designing circuits with high speed and/or low area requirements. Although it provides higher speed and lower area, domino logic has relatively higher dynamic power consumption than CMOS logic due to a precharge/evaluate based operation. We propose a novel low-power domino gate design and also a methodology to use these low-power but slower gates with regular domino logic gates in combinational circuits to achieve low-power operation without changing the circuit delay. We apply our method on ISCAS´85 benchmark circuits and find that replacing the off-critical path normal domino gates with the proposed low-power gates reduces power consumption of the circuits by 20.6% on the average without affecting the circuit timing.
Keywords :
CMOS logic circuits; combinational circuits; high-speed integrated circuits; integrated circuit design; logic gates; low-power electronics; power consumption; CMOS logic; ISCAS 85 benchmark circuits; circuit delay; circuit timing; combinational circuits; domino circuits; domino logic gates; low power domino gate design; power consumption; Algorithm design and analysis; CMOS logic circuits; Capacitance; Combinational circuits; Delay; Energy consumption; Logic design; Logic gates; Low voltage; MOS devices;
Conference_Titel :
Integrated Circuits and Systems Design, 2004. SBCCI 2004. 17th Symposium on
Print_ISBN :
1-58113-947-0
DOI :
10.1109/SBCCI.2004.240982