Title :
Temporal floorplanning using the T-tree formulation
Author :
Yuh, Ping-Hung ; Yang, Chia-Lin ; Chang, Yao-Wen
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
Improving logic capacity by time-sharing, dynamically reconfigurable FPGAs are employed to handle designs of high complexity and functionality. We model each task as a 3D-box and deal with the temporal floorplanning/placement problem for dynamically reconfigurable FPGA architectures. We present a tree-based data structure, called T-trees, to represent the spatial and temporal relations among tasks. Each node in a T-tree has at most three children which represent the dimensional relationship among tasks. For the T-tree, we develop an efficient packing method and derive the condition to ensure the satisfaction of precedence constraints which model the temporal ordering among tasks induced by the execution of dynamically reconfigurable FPGAs. Experimental results show that our tree-based formulation can achieve significantly better solution quality with less execution time than the most recent state-of-the-art work.
Keywords :
circuit complexity; circuit layout; field programmable gate arrays; reconfigurable architectures; tree data structures; T-tree formulation; circuit complexity; circuit design; dynamically reconfigurable FPGA architectures; logic capacity; temporal floorplanning; temporal placement problem; temporal task ordering; time-sharing FPGAs; tree-based data structure; Computer science; Constraint optimization; Digital signal processing chips; Field programmable gate arrays; Integrated circuit interconnections; Logic; Minimization; Runtime;
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
Print_ISBN :
0-7803-8702-3
DOI :
10.1109/ICCAD.2004.1382590