DocumentCode
424396
Title
Creating a Power-Aware Structured ASIC
Author
Taylor, Richard R. ; Schmit, H.
Author_Institution
Carnegie Mellon University, Pittsburgh, PA
fYear
2004
fDate
11-11 Aug. 2004
Firstpage
74
Lastpage
77
Abstract
In an attempt to enable the cost-effective production of low-and mid-volume application-specific chips, researchers have proposed a number of so-called structured ASIC architectures. These architectures represent a departure from traditional standard-cell-based ASIC designs in favor of techniques which present more physical and structural regularity. This paper presents circuits which provide power-performance exibility in this regular, structured ASIC environment. These circuits, which employ gate sizing and voltage scaling for energy efficiency, enable delay-constrained power optimization to be performed for structured ASIC designs.
Keywords
Gate Sizing; Low-Power; Power Optimization; Structured ASIC; VPGA; Voltage Scaling; Gate Sizing; Low-Power; Power Optimization; Structured ASIC; VPGA; Voltage Scaling;
fLanguage
English
Publisher
ieee
Conference_Titel
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Conference_Location
Newport Beach, CA, USA
Print_ISBN
1-58113-929-2
Type
conf
Filename
1382965
Link To Document