• DocumentCode
    424402
  • Title

    Nanoscale CMOS Circuit Leakage Power Reduction by Double-Gate Device

  • Author

    Keunwoo Kim ; Das, K. Krishna ; Joshi, Rajiv V. ; Ching-Te Chuang

  • Author_Institution
    IBM T. J. Watson Research Center, Yorktown Heights, NY
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    102
  • Lastpage
    107
  • Abstract
    Leakage power for extremely scaled (L_{eff} = 25 nm) double-gate devices is examined. Numerical two-dimensional simulation results for double-gate CMOS device/circuit power are presented from physics principle, identifying that double-gate technology is an ideal candidate for low-power applications. Unique double-gate device features resulting from gate-gate coupling are discussed and effectively exploited for optimal low-leakage device design. Design tradeoffs for double-gate CMOS power and performance are suggested for low-power and high-performance applications. Total power consumptions of static and dynamic circuits and latches for double-gate device are analyzed considering state dependency, showing that leakage current is reduced by a factor of over 10X, compared with conventional bulk-Si counterpart.
  • Keywords
    Double-gate device; Leakage power; Short-channel effect; Double-gate device; Leakage power; Short-channel effect;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1382971