• DocumentCode
    424410
  • Title

    Active Mode Leakage Reduction Using Fine-Grained Forward Body Biasing Strategy

  • Author

    Khandelwal, Vineet ; Srivastava, Anurag

  • Author_Institution
    University of Maryland at College Park
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    150
  • Lastpage
    155
  • Abstract
    Leakage power minimization has become an important issue with technology scaling. Variable threshold voltage schemes have become popular for standby power reduction. In this work we look at another emerging aspect of this potent problem which is leakage power reduction in active mode of operation. In gate level circuits, a large number of gates are not switching in active mode at any given point in time but nevertheless are consuming leakage power. We propose a fine-grained Forward Body Biasing (FBB) Scheme for active mode leakage power reduction in gate level circuits without any delay penalty. Our results show that our optimal polynomial time FBB allocation scheme results in 70.2% reduction in leakage currents. We also present a novel placement-driven FBB allocation algorithm that effectively reduces the area penalty using the post-placement area slack and results in 39.7%, 64.7% and 67.1% reduction in leakage currents for 0%, 4% and 8% area slack respectively.
  • Keywords
    Forward Body Biasing; Leakage Power Optimization; Standard Cell Design; Forward Body Biasing; Leakage Power Optimization; Standard Cell Design;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1382979