• DocumentCode
    424420
  • Title

    Microarchitectural Power Modeling Techniques for Deep Sub-Micron Microprocessors

  • Author

    Nam Sung Kim ; Kgil, T. ; Bertacco, Valeria ; Austin, Tom ; Mudge, Trevor

  • Author_Institution
    Intel Labs, Hillsboro, OR
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    212
  • Lastpage
    217
  • Abstract
    The need to perform early design studies that combine architectural simulation with power estimation has become critical as power has become a design constraint whose importance has moved to the fore. To satisfy this demand several microarchitectural power simulators have been developed around SimpleScalar, a widely used microarchitectural performance simulator. They have proven to be very useful at providing insights into power/performance trade-offs. However, they are neither parameterized nor technology scalable. In this paper, we propose more accurate parameterized power modeling techniques reflecting the actual technology parameters as well as input switching-events for memory and execution units. Compared to HSPICE, the proposed techniques show 93% and 91% accuracies for those blocks, but with a much faster simulation time. We also propose a more realistic power modeling technique for external I/O. In general, our approach includes more detailed microarchitectural and circuit modeling than has been the case in earlier simulators, without incurring a significant simulation time overhead-it can be as small as a few percent.
  • Keywords
    Deep sub-micron; Power modeling; Deep sub-micron; Power modeling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1382991