Title : 
The Design of a Low Power Asynchronous Multiplier
         
        
            Author : 
Yijun Liu ; Furber, Steve
         
        
            Author_Institution : 
The University of Manchester, UK
         
        
        
        
        
        
            Abstract : 
In this paper we investigate the statistics of multiplier operands and identify two characteristics of their distribution that have important consequences for the design of low power multipliers: most inputs are positive, and most inputs have a small number of significant bits. These characteristics are exploited in the design of a multiplier that employs three techniques to minimize power consumption: asynchronous control, a radix-2 algorithm, and split registers. The power savings resulting from the use of these techniques are 55%, 23% and 12% respectively when compared to a synchronous multiplier using a radix-4 modified Booth´s algorithm with unified registers. The results are derived from HSPICE simulations using input vectors from benchmark programs. A high-level software model is also used to compare the numbers of transitions in the various models.
         
        
            Keywords : 
Asynchronous logic; Booth´s algorithm; benchmark; low power; multiplier; Asynchronous logic; Booth´s algorithm; benchmark; low power; multiplier;
         
        
        
        
            Conference_Titel : 
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
         
        
            Conference_Location : 
Newport Beach, CA, USA
         
        
            Print_ISBN : 
1-58113-929-2