• DocumentCode
    42483
  • Title

    Design of an Energy-Efficient CMOS-Compatible NoC Architecture with Millimeter-Wave Wireless Interconnects

  • Author

    Deb, Sujay ; Chang, Kuo-Pin ; Xinmin Yu ; Sah, Suman P. ; Cosic, Marijo ; Ganguly, Anshuman ; Pande, Partha Pratim ; Belzer, Benjamin ; Deukhyoun Heo

  • Author_Institution
    Dept. of Electron. & Commun. Eng., Indraprastha Inst. of Inf. Technol., New Delhi, India
  • Volume
    62
  • Issue
    12
  • fYear
    2013
  • fDate
    Dec. 2013
  • Firstpage
    2382
  • Lastpage
    2396
  • Abstract
    The Network-on-chip (NoC) is an enabling technology to integrate large numbers of embedded cores on a single die. The existing methods of implementing a NoC with planar metal interconnects are deficient due to high latency and significant power consumption arising out of multihop links used in data exchange. To address these problems, we propose design of a hierarchical small-world wireless NoC architecture where the multihop wire interconnects are replaced with high-bandwidth and single-hop long-range wireless shortcuts operating in the millimeter (mm)-wave frequency range. The proposed mm-wave wireless NoC (mWNoC) outperforms the corresponding conventional wireline counterpart in terms of achievable bandwidth and is significantly more energy efficient. The performance improvement is achieved through efficient data routing and optimum placement of wireless hubs. Multiple wireless shortcuts operating simultaneously further enhance the performance, and provide an energy-efficient solution for design of communication infrastructures for multicore chips.
  • Keywords
    energy conservation; multiprocessing systems; network-on-chip; power aware computing; complimentary metal oxide semiconductors; data exchange; data routing; energy-efficient CMOS-compatible NoC architecture; hierarchical small-world wireless NoC architecture; millimeter-wave frequency range; millimeter-wave wireless interconnects; multicore chips; multihop links; network-on-chip; optimum wireless hubs placement; performance improvement; planar metal interconnects; single-hop long-range wireless shortcuts; Antennas; Computer architecture; Energy efficiency; Network-on-chip; Performance evaluation; System-on-a-chip; Wireless communication; Network-on-chip; millimeter-wave wireless; optimization; performance evaluation; small world;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/TC.2012.224
  • Filename
    6302124