DocumentCode :
42506
Title :
Reliability-Driven System-Level Synthesis for Mixed-Critical Embedded Systems
Author :
Bolchini, Cristiana ; Miele, Antonio
Author_Institution :
Dipt. di Elettron. e Inf., Politec. di Milano, Milan, Italy
Volume :
62
Issue :
12
fYear :
2013
fDate :
Dec. 2013
Firstpage :
2489
Lastpage :
2502
Abstract :
This paper proposes a design methodology that enhances the classical system-level design flow for embedded systems to introduce reliability-awareness. The mapping and scheduling step is extended to support the application of hardening techniques to fulfill the required fault management properties that the final system must exhibit; moreover, the methodology allows the designer to specify that only some parts of the systems need to be hardened against faults. The reference architecture is a complex distributed one, constituted by resources with different characteristics in terms of performance and available fault detection/tolerance mechanisms. The approach is evaluated and compared against the most recent and relevant work, with an in-depth analysis on a large set of benchmarks.
Keywords :
embedded systems; fault diagnosis; fault tolerant computing; hardware-software codesign; safety-critical software; scheduling; HW-SW codesign; classical system-level design flow; fault detection-tolerance mechanisms; fault management property; hardening techniques; hardware-software codesign; mixed-critical embedded systems; reliability-driven system-level synthesis; safety-critical software; scheduling step; Computer architecture; Embedded systems; Event detection; Fault tolerance; Fault tolerant systems; Reliability engineering; Reliability; design space exploration; mapping and scheduling; soft errors; system-level synthesis;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2012.226
Filename :
6302126
Link To Document :
بازگشت