DocumentCode :
428240
Title :
Design and VLSI implementation of WCDMA coding layer
Author :
Grayver, Eugene ; Li, Yuan
Author_Institution :
Aerosp. Corp., El Segundo, CA, USA
Volume :
3
fYear :
2004
fDate :
26-29 Sept. 2004
Firstpage :
2129
Abstract :
This paper presents a hardware-centric implementation of the symbol level processing for the WCDMA downlink. The presented architecture allows much lower power consumption than a traditional DSP-centric approach. The symbol level decoding blocks include: power control bit extraction, control/data separation, data scaling and quantization, 2nd deinterleaving. The system-level architecture, including the interfacing of the hardware blocks to the μP and the memory sizing, is described and justified. The system includes intelligent bus arbitration to allow single-port memory to be used for all data storage.
Keywords :
3G mobile communication; VLSI; channel coding; decoding; power consumption; power control; radio receivers; telecommunication control; 2nd deinterleaving; VLSI implementation; WCDMA coding layer; WCDMA downlink; control/data separation; data scaling; hardware-centric implementation; intelligent bus arbitration; power consumption; power control bit extraction; quantization; single-port memory; symbol level decoding blocks; symbol level processing; Data mining; Decoding; Downlink; Energy consumption; Hardware; Intelligent systems; Multiaccess communication; Power control; Quantization; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Vehicular Technology Conference, 2004. VTC2004-Fall. 2004 IEEE 60th
ISSN :
1090-3038
Print_ISBN :
0-7803-8521-7
Type :
conf
DOI :
10.1109/VETECF.2004.1400416
Filename :
1400416
Link To Document :
بازگشت