DocumentCode :
430126
Title :
A method and tool set for on-chip power noise and jitter estimation
Author :
Evans, Robert J. ; Carlsen, Kurt ; Joshi, Amol
Author_Institution :
Cisco Syst. Inc., Research Triangle Park, NC, USA
fYear :
2004
fDate :
25-27 Oct. 2004
Firstpage :
155
Lastpage :
158
Abstract :
This work describes a method for estimating on-die and package jitter noise for standard-cell ASICs. This method uses extractions of the physical layouts, with current consumption behavioral model estimations of core cells, to estimate the core voltage noise at various die locations. The resulting voltage and ground noise waveforms are then used as the voltage rail inputs for simulations of extracted signal nets to estimate their jitter due to this core noise. These voltage noise waveforms are then used as the supply inputs for simulating jitter on critical nets.
Keywords :
application specific integrated circuits; integrated circuit noise; integrated circuit packaging; jitter; core cell estimation; core voltage noise estimation; ground noise waveforms; on-chip power noise estimation; on-die noise estimation; package jitter noise estimation; standard cell ASIC; voltage noise waveforms; voltage rail inputs; Application specific integrated circuits; Clocks; Electronic mail; Jitter; Noise reduction; Packaging; Rails; Rivers; Voltage; Working environment noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2004. IEEE 13th Topical Meeting on
Print_ISBN :
0-7803-8667-1
Type :
conf
DOI :
10.1109/EPEP.2004.1407571
Filename :
1407571
Link To Document :
بازگشت