DocumentCode :
430663
Title :
A reusable methodology for non-slicing floorplanning
Author :
Hsu, Jer-Ming ; Chang, Yao-Wen
Author_Institution :
Nat. Center of High-Performance Comput., Hsinchu, Taiwan
Volume :
1
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
165
Abstract :
Floorplanning is an important step in an early phase of VLSI design. For faster design convergence, there is an urgent need to start floorplanning as early as possible, even when not all modules are designed. Therefore, it is desirable to consider floorplanning with uncertainty to obtain a compact and reliable floorplan when the dimensions and interconnections of modules are not fully determined. We propose a sequence-pair based floorplanner, named PLP, for uncertain designs.
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; PLP; VLSI design; nonslicing floorplanning; reusable methodology; sequence-pair based floorplanner; uncertain designs; Convergence; Costs; Delay; Design methodology; Distribution functions; Process design; Reliability engineering; Samarium; Uncertainty; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412718
Filename :
1412718
Link To Document :
بازگشت