DocumentCode :
430731
Title :
Bus-oriented DFT design for embedded cores
Author :
Lin, Chih-Yi ; Liang, Hsing-Chung
Author_Institution :
Dept. of Electron. Eng., Chang Gung Univ., Tao-Yuan, Taiwan
Volume :
1
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
561
Abstract :
This work presents a testable design method for the embedded cores in an object SoC chip. Instead of modifying the digital cores for testability consideration, we target on revising the AMBA bus for test application and response observation. The test information is transformed from a core´s I/Os to the chip´s external pins. Experimental results on some embedded cores have shown that the proposed method costs small area and timing overhead.
Keywords :
design for testability; digital storage; integrated circuit design; integrated circuit testing; system-on-chip; AMBA bus; SoC chip; bus-oriented DFT design; digital cores; embedded cores; testable design method; Costs; Design for testability; Design methodology; Multiplexing; Pins; Signal design; Signal generators; System testing; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412823
Filename :
1412823
Link To Document :
بازگشت