• DocumentCode
    4319
  • Title

    A 65-nm GSM/GPRS/EDGE SoC With Integrated BT/FM

  • Author

    Wu, T.-H. ; Chang, Ho-Hsuan ; Chen, S.-F. ; Chiu, Chian-Song ; Lai, L.-S. ; Wang, Ching-Hung ; Yang, Shan-Yi ; Lin, Tang-Huang ; Chen, Jyun-Rong ; Tsai, Hao-Cheng ; Yu, C.-Y. ; Su, Sheng-Yuan ; Yu, T.-Y. ; Chin, Chun-Chieh ; Dehng, Guang-Kaai ; Marques, A

  • Author_Institution
    MediaTek Inc., Hsinchu, Taiwan
  • Volume
    48
  • Issue
    5
  • fYear
    2013
  • fDate
    May-13
  • Firstpage
    1161
  • Lastpage
    1173
  • Abstract
    A quad-band GSM/GPRS/EDGE cellular system, implemented in 65-nm CMOS, is integrated in a multimedia SoC with BT and FM. A low-IF receiver with digital IRR tracking is selected for its smaller area and better noise figure. The receiver achieves a sensitivity of - 110 dBm, an IIP3 of - 9.5 dBm, and a calibrated image rejection ratio of 65 dBc, while consuming 61 mA. The polar transmitter architecture is chosen for its SAW-less TX capability, smaller area, and low current consumption. It achieves an ORFS (output radio frequency spectrum) of - 68 dB and - 64 dB at 400 kHz in GMSK and EDGE mode, respectively, while consuming 61 mA. The loop gain normalization, dc offset and AM/PM delay of the polar system are compensated to be better than 1% error, 1 mV, and 1.9 ns within 170 \\mu s, respectively. Several techniques are employed to minimize interference coupling within the SoC; these include frequency planning, circuit implementation, transceiver architecture optimization, and digital clock selection. The measured sensitivity and the output spectrum of the three wireless systems under full-feature phone operation are virtually unchanged.
  • Keywords
    BT; EDGE; FM; GSM; RF SoC; cellular SoC; digital low-IF receiver; fractional-N synthesizer; polar transmitter;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2253716
  • Filename
    6492124