Title :
Design of the clock recovery circuit with a phase-locked loop for 40 Gb/s optical receivers
Author :
Chan Ho Park ; Dong Sik Woo ; Kang Wook Kim ; Sang-Kyu Lim
Abstract :
A clock recovery circuit for a 40 Gb/s optical receiver has been designed and implemented. The clock recovery circuit consists of a preamplifier, a nonlinear circuit with diodes, a bandpass filter and a clock amplifier. When a 40 Gb/s signal of 0 dBm was applied to the input of the circuit, the 40 GHz clock was recovered with the -2 dBm output power. The implemented clock recovery circuit is to be used for the input of a phase-locked loop to further stabilize the recovered clock signal and to reduce the clock jitter.
Keywords :
Band pass filters; Clocks; Cyclic redundancy check; Nonlinear circuits; Optical amplifiers; Optical design; Optical receivers; Phase locked loops; Power amplifiers; Schottky diodes;
Conference_Titel :
Microwave Conference, 2004. 34th European
Conference_Location :
Amsterdam, The Netherlands
Print_ISBN :
1-58053-992-0