Title :
Hardware implementation of a fault recovery protocol compliant with interbus-S standard
Author :
Mita, R. ; Palumbo, G. ; Cavalier, S. ; Palumbo, A.
Author_Institution :
Dipartimento di Ingegneria Elettrica. Elettronica e dei Sislemi, Catania Univ., Italy
Abstract :
In this paper the authors present an hardware implementation of interbus-S protocol sub-blocks which include an extension of the protocol that manage the fault recovery capability. The fault recovery protocol is based on the definition of a novel device called master/slave able to recover any occurring fault. The master/slave device will be implemented into an FPGA chip. It contains the physical layer and a portion of data link and they are described through VHDL language. Gate level simulations are carried out to verify the functionality and compatibility with interbus-S of the fault recovery protocol.
Keywords :
field buses; field programmable gate arrays; hardware description languages; FPGA chip; VHDL language; fault recovery protocol; hardware implementation; interbus-S standard; master/slave; Access protocols; Actuators; Computer industry; Engineering management; Field buses; Field programmable gate arrays; Hardware; Master-slave; Programmable control; Telecommunications;
Conference_Titel :
Industrial Electronics Society, 2004. IECON 2004. 30th Annual Conference of IEEE
Print_ISBN :
0-7803-8730-9
DOI :
10.1109/IECON.2004.1431757