DocumentCode
435514
Title
Scheduling refinement and memory allocation for low power system
Author
Guitton-Ouhamou, Patncia ; Ben Fradj, Hanene ; Belleudy, Cecile ; Auguin, Michel
Author_Institution
Lab. d´´Inf. Signaux et Syst. de Sophia-Antipolis, Nice Univ., France
fYear
2004
fDate
6-8 Dec. 2004
Firstpage
240
Lastpage
243
Abstract
Multimedia applications integrate more and more functionalities, and a huge capacity of memory is required; as a result power consumption increases and battery lifetime becomes a serious limitation. An other consequence is that the time to realize such systems becomes too long due to this growing complexity. In this paper, some optimizations way to decrease power is presented. It focuses on refinement steps of schedules and system memory to reduce power consumption. In this paper, we present a very promising technique to optimize the trade-off consumption/time for HW/SW co-design by applying: first the dynamic voltage/frequency scaling (DVS/DFS) technique; second an efficient method to found the best distribution of data between internal and external memories in order to decrease the global consumption.
Keywords
circuit optimisation; hardware-software codesign; integrated circuit design; integrated memory circuits; low-power electronics; battery lifetime; circuit optimisation; dynamic frequency scaling technique; dynamic voltage scaling technique; hardware-software codesign; low power system; memory allocation; power consumption reduction; refinement scheduling; Batteries; Dynamic voltage scaling; Energy consumption; Frequency; Internet telephony; Microprocessors; Power systems; Productivity; Scheduling; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics, 2004. ICM 2004 Proceedings. The 16th International Conference on
Print_ISBN
0-7803-8656-6
Type
conf
DOI
10.1109/ICM.2004.1434256
Filename
1434256
Link To Document