DocumentCode :
435692
Title :
Extremely scaled planar bulk CMOS: challenges and options
Author :
Yu, Shaofeng
Author_Institution :
Silicon Technol. Dev., Texas Instruments Inc., Dallas, TX, USA
Volume :
1
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
41
Abstract :
Maintaining electrostatic integrity at deeply scaled gate length and improving device transport are two of the lop challenges in extremely scaled planar CMOS technology. For planar bulk CMOS, gate stack scaling continues to be the most effective way of increasing gate control and suppressing short channel effect. However, with the nitrided oxide at the gate leakage limit that circuit designers are willing to tolerate, high-k gate dielectric becomes a necessity for 45 nm node and beyond. To meet performance targets, dual work-function metal gate enhances channel inversion carrier density and gate control by eliminating gate depletion. The ideal gate stack depends on the application: dual work-function metal gate would be required for high performance technology; poly and high-k might be a viable combination for low power products. On the other hand, the importance of carrier transport enhancement is critical if the gate thickness scaling stagnates, or if lithography limitations cause the device gate length to scale less aggressively than the gate thickness. The current activities of device transport improvements focus on channel strain and substrate material engineering. The strain techniques examined range from process induced local strain, e.g., recessed epi-SiGe at S/D, to wafer level global strain, e.g., strain Si on relaxed SiGe virtual substrate. Interesting and promising results and analyses have been reported on even more sophisticated multi-layer heterostructure substrates involving strained SiGe. The talk will give an overview of the challenges mentioned and options for continuing scaling of planar bulk Si CMOS technology.
Keywords :
CMOS integrated circuits; current density; leakage currents; nanoelectronics; semiconductor technology; substrates; carrier density; carrier transport enhancement; channel strain; deeply scaled gate length; device gate length; device transport; dual work-function metal gate; electrostatic integrity; gate control; gate depletion; gate leakage; gate stack scaling; gate thickness scaling; high performance technology; high-k gate dielectric; lithography limitations; low power products; multi-layer heterostructure substrates; planar bulk Si CMOS technology; short channel effect; strain techniques; strained SiGe; substrate material engineering; CMOS technology; Capacitive sensors; Charge carrier density; Circuits; Electrostatics; Gate leakage; Germanium silicon alloys; High K dielectric materials; High-K gate dielectrics; Silicon germanium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1434950
Filename :
1434950
Link To Document :
بازگشت