Title : 
Design guidelines of nano-scaled SOI-DTMOS device
         
        
            Author : 
Chen, Guoliang ; Huang, Ru
         
        
            Author_Institution : 
Inst. of Microelectron., Peking Univ., Beijing, China
         
        
        
        
        
        
            Abstract : 
The paper suggests nano-scaled SOI-DTMOS and expects to obtain high performances with standard technology, and relax the critical requirement of silicon film thickness for conventional SOI to provide greater design choices of nano-scaled devices. The paper compares scaling-down capabilities of the devices at nanometer and points out the advantages of SOI-DTMOS. In details, the paper discusses the critical structure parameter - silicon film thickness. From research we find that at nano-scaled gate lengths the novel device SOI-DTMOS with excellent performances of both high speed and low power, is able to relax the critical requirement of silicon film thickness that strictly limits the application of conventional body-floating SOI. Finally, the paper provides general guidelines for tsi choosing on the basis of analyzing SOI-DTMOS device physics, and obtains proper parameter values for the practical manufacturing.
         
        
            Keywords : 
MOSFET; nanotechnology; silicon; silicon-on-insulator; SOI-DTMOS device; body-floating SOI; nanoscaled devices; silicon film thickness; structure parameter; Guidelines; Leakage current; Microelectronics; Nanoscale devices; Paper technology; Physics; Pulp manufacturing; Semiconductor films; Silicon; Tiles;
         
        
        
        
            Conference_Titel : 
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
         
        
            Print_ISBN : 
0-7803-8511-X
         
        
        
            DOI : 
10.1109/ICSICT.2004.1435010