DocumentCode :
435847
Title :
Optimal wire sizing in early-stage design of on-chip power/ground (P/G) networks
Author :
Zhang, LiHui ; Luo, Zuying ; Hong, Xianlong ; Cai, Yici ; Tan, Sheldon X D ; Fu, Jingjing
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
3
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1936
Abstract :
Due to decreasing supply voltages and increasing power consumption of today´s VLSI chips, IR drops on on-chip power/ground (P/G) grids have to be explicitly considered during the floorplanning stage in today´s physical design flow. Thus, it is very important to size the P/G grids in the floorplanning to efficiently minimize the worst-case IR drop subject to limited routing resource in early-stage P/G network design. In this paper we first present the optimization problem of mesh-structured center-bumped P/G grids under given routing resources. We then propose an efficient wire sizing method based on an incomplete Cholesky conjugate gradient (ICCG) simulation method to obtain the optimal solution for mesh-structured P/G grids. After this we improve the simulation method by using a novel simulation method, named approximate current distribution (ACD), to speedup the optimization. Finally we present a closed-form expression to directly calculate the optimal sizes of P/G grids given the current distributions computed from ACD. Experimental results show that the optimization cost function has one global minimum with respect to the width ratio. The theoretically computed optimal solutions match very well with the simulated results, which can lead to significant speedup in future IR-drop aware floorplanning.
Keywords :
VLSI; circuit layout CAD; circuit optimisation; circuit simulation; conjugate gradient methods; current distribution; integrated circuit layout; network routing; power consumption; power supply circuits; ICCG simulation; IR drops; VLSI chips; approximate current distribution; early-stage P/G network design; early-stage design; floorplanning; incomplete Cholesky conjugate gradient; limited routing resource; mesh-structured center-bumped P/G grids; on-chip power/ground networks; optimal wire sizing; optimization cost function; power consumption; speedup; wire sizing method; Closed-form solution; Computational modeling; Current distribution; Energy consumption; Network-on-a-chip; Optimization methods; Routing; Very large scale integration; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1435217
Filename :
1435217
Link To Document :
بازگشت