DocumentCode :
435996
Title :
A monolithic 1 GHz 0.6μm CMOS low jitter PLL
Author :
Jun, Tian ; Zhigong, Wang ; Bangli, Liang ; Yan, Hu ; Yi, Shi ; Youdou, Zheng
Author_Institution :
Southeast Univ., Nanjing, China
Volume :
2
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1500
Abstract :
A low jitter 1 GHz phase locked loop (PLL) circuit for clock synchronization of high-speed data transmission systems has been realized monolithically in a native 0.6μm CMOS technology. The implemented PLL consists of a phase detector (PD), a loop filter and a three-stage voltage-controlled ring oscillator (ring VCO). Fully differential topology is employed to suppress undesired noises and to depress clock jitter. The RMS jitter is lower than 4.8 ps at 1 GHz, the phase noise is as slender as -97 dBc/Hz at 10 kHz offset and the total power consumption is 214 mW when the PLL is locked at 1 GHz under a single 5 V supply.
Keywords :
CMOS integrated circuits; MMIC; data communication; phase detectors; phase locked loops; synchronisation; voltage-controlled oscillators; 0.6 micron; 1 GHz; 214 mW; 5 V; CMOS low jitter PLL; RMS jitter; clock jitter; clock synchronization; differential topology; high-speed data transmission; loop filter; phase detector; phase locked loop; voltage-controlled ring oscillator; CMOS technology; Circuits; Clocks; Data communication; Detectors; Jitter; Phase detection; Phase locked loops; Synchronization; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1436891
Filename :
1436891
Link To Document :
بازگشت