DocumentCode :
436964
Title :
MD16: DSP with some RISC features for embedded system
Author :
Chen, Jicheng ; Yao, Qingdong ; Liu, Peng ; Ce Chi
Author_Institution :
Dept. of Inf. Sci. & Electron. Eng., Zhejiang Univ., Hangzhou, China
Volume :
1
fYear :
2004
fDate :
31 Aug.-4 Sept. 2004
Firstpage :
144
Abstract :
To achieve the high performance/cost ratio, the idea of combining the advantages of DSP and RISC in a single architecture is a solution for the booming and versatile embedded application systems. The existent methods that appear in many literatures all focus on the construction of mixed architecture with RISC basement. Contrary to the above, a new idea of constructing architecture with DSP basement and supplementing it with some RISC features is put up in this paper. It can exert the advantages of DSP architecture by instruction level parallelization and powerful memory access capability, and obtain RISC good high-level language support by the manners of local-homogenous register set and RISC-like pipeline. To accelerate the DSP design and optimize the system, integrated design system (IDS) is presented to complete the hardware/software co-design and co-validation. Application programs can also be rapidly developed based on the integrated development environment (IDF). The behavior level simulation of the DSP system has been completed. It is given as 150 MIPS under the condition of 0.18 μm technology library. FPGA validation is also accomplished.
Keywords :
digital signal processing chips; embedded systems; field programmable gate arrays; hardware-software codesign; optimisation; parallel architectures; reduced instruction set computing; signal processing; 0.18 micron; 150 MIPS; MD16; RISC features; digital signal processing; embedded system; hardware-software design; instruction level parallelization; integrated design system; integrated development environment; optimization; Acceleration; Computer architecture; Costs; Design optimization; Digital signal processing; Embedded system; High level languages; Pipelines; Reduced instruction set computing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, 2004. Proceedings. ICSP '04. 2004 7th International Conference on
Print_ISBN :
0-7803-8406-7
Type :
conf
DOI :
10.1109/ICOSP.2004.1452602
Filename :
1452602
Link To Document :
بازگشت