DocumentCode
438384
Title
Time and energy efficient mapping of embedded applications onto NoCs
Author
Marcon, César ; Borin, André ; Susin, Altamiro ; Carro, Luigi ; Wagner, Flavio
Author_Institution
Instituto de Informatica, UFRGS, Porto Alegre, Brazil
Volume
1
fYear
2005
fDate
18-21 Jan. 2005
Firstpage
33
Abstract
This work analyzes the mapping of applications onto generic regular networks-on-chip (NoCs). Cores must be placed considering communication requirements, so as to minimize the overall application execution time and energy consumption. We expand previous mapping strategies by taking into consideration the dynamic behavior of the target application and thus potential contentions in the intercommunication of the cores. Experimental results for a suite of 22 benchmarks and various NoC sizes show that a 42% average reduction in the execution time of the mapped application can be obtained, together with a 21% average reduction in the total energy consumption for state-of-the-art technologies.
Keywords
embedded systems; integrated circuit design; system-on-chip; application execution time; communication requirements; embedded applications; energy consumption; networks on chip; Asynchronous communication; Bandwidth; Energy consumption; Energy efficiency; Network-on-a-chip; Scalability; System-on-a-chip; Telecommunication network reliability; Tiles; Wires;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN
0-7803-8736-8
Type
conf
DOI
10.1109/ASPDAC.2005.1466125
Filename
1466125
Link To Document