DocumentCode
438395
Title
Clock network minimization methodology based on incremental placement
Author
Huang, Liang ; Cai, Yici ; Zhou, Qiang ; Hong, Xianlong ; Hu, Jiang ; Lu, Yongqiang
Author_Institution
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume
1
fYear
2005
fDate
18-21 Jan. 2005
Firstpage
99
Abstract
In ultra-deep submicron VLSI circuits, clock network is a major source of power consumption and power supply noise. Therefore, it is very important to minimize clock network size. Traditional design methodologies usually let the clock router to undertake the task of clock network minimization independently. Since a clock routing is carried out based on register locations, register placement actually has fundamental influence to a clock network size. In this paper, we propose a new clock network design methodology that incorporates register placement optimization. Given a cell placement result, incremental modifications are performed according to clock skew specifications. The incremental placement change moves registers toward preferred locations that may enable a small clock network size. At the same time, the side-effect to logic cell placement and wire connections is controlled. Experimental results on benchmark circuits show that the proposed methodology can reduce clock network size considerably with limited impact on signal net wirelength and critical path delay.
Keywords
VLSI; clocks; integrated circuit design; logic design; minimisation; benchmark circuits; clock network design; clock network minimization; clock network size; clock routing; clock skew specifications; critical path delay; incremental placement; logic cell placement; power consumption; power supply noise; register locations; register placement optimization; signal net wirelength; ultra-deep submicron VLSI circuits; wire connections; Circuit noise; Clocks; Design methodology; Design optimization; Energy consumption; Minimization methods; Power supplies; Registers; Routing; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN
0-7803-8736-8
Type
conf
DOI
10.1109/ASPDAC.2005.1466138
Filename
1466138
Link To Document