DocumentCode :
438450
Title :
Sequential equivalence checking using cuts
Author :
Huang, Wei ; Tang, Pushan ; Ding, Min
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
455
Abstract :
This paper presents an algorithm which is an improvement of Van Eijk´s algorithm (2000) by incorporating a cutpoints technique (Kuelhmann and Krohm, 1997). Combinational verification often uses the technique to convert large scale circuits to several small ones, which will be verified separately. Reasonable cuts can bring less time consuming to combinational verification. We embed the technique into sequential equivalence checking. Experimental results show that the proposed method can achieve about 2× speedup over the original one.
Keywords :
combinational circuits; formal verification; logic testing; sequential circuits; Van Eijk algorithm; combinational verification; cutpoints technique; large scale circuits; sequential equivalence checking; Application specific integrated circuits; Equations; Laboratories; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466206
Filename :
1466206
Link To Document :
بازگشت