DocumentCode :
438455
Title :
Automated throughput-driven synthesis of bus-based communication architectures
Author :
Pasricha, Sudeep ; Dutt, Nikil ; Ben-Romdhane, Mohamed
Author_Institution :
Center for Embedded Comput. Syst., California Univ., Irvine, CA, USA
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
495
Abstract :
As system-on-chip (SoC) designs become more complex, it becomes increasingly harder to design communication architectures which satisfy design constraints. Manually traversing the vast communication design space for constraint-driven synthesis is not feasible any more. In this paper we propose an approach that automates the synthesis of bus-based communication architectures for systems characterized by (possibly several) throughput constraints. Our approach accurately and effectively prunes the large communication design space to synthesize a feasible low-cost bus architecture which satisfies the constraints in a design.
Keywords :
integrated circuit design; network synthesis; system buses; system-on-chip; bus-based communication architectures; communication design space; design constraints; system-on-chip designs; throughput-driven synthesis; Broadband communication; Computer architecture; Costs; Embedded computing; Out of order; Protocols; Space exploration; System-on-a-chip; Throughput; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466213
Filename :
1466213
Link To Document :
بازگشت