• DocumentCode
    438470
  • Title

    Register placement for low power clock network

  • Author

    Lu, Yongqiang ; Sze, C.N. ; Hong, Xianlong ; Zhou, Qiang ; Yici Cai ; Huang, Liang ; Hu, Jiang

  • Author_Institution
    Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
  • Volume
    1
  • fYear
    2005
  • fDate
    18-21 Jan. 2005
  • Firstpage
    588
  • Abstract
    In modern VLSI designs, the increasingly severe power problem requests to minimize clock routing wirelength so that both power consumption and power supply noise can be alleviated. In contrast to most of traditional works that handle this problem only in clock routing, we propose to navigate standard cell register placement to locations that enable further less clock routing wirelength and power. To minimize adverse impacts to conventional cell placement goals such as signal net wirelength and critical path delay, the register placement is carried out in the context of a quadratic placement. The proposed technique is particularly effective for the recently popular prescribed skew clock routing. Experiments on benchmark circuits show encouraging results.
  • Keywords
    VLSI; clocks; integrated circuit design; low-power electronics; network routing; VLSI design; cell register placement; clock routing wirelength; critical path delay; low power clock network; power consumption; power supply noise; signal net wirelength; Circuit noise; Clocks; Delay; Energy consumption; Logic; Power supplies; Registers; Routing; Timing; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
  • Print_ISBN
    0-7803-8736-8
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2005.1466232
  • Filename
    1466232