DocumentCode :
43912
Title :
A 23 mW, 73 dB Dynamic Range, 80 MHz BW Continuous-Time Delta-Sigma Modulator in 20 nm CMOS
Author :
Ho, Stacy ; Chi-Lun Lo ; Jiayun Ru ; Jialin Zhao
Author_Institution :
MediaTek USA, Inc., Woburn, MA, USA
Volume :
50
Issue :
4
fYear :
2015
fDate :
Apr-15
Firstpage :
908
Lastpage :
919
Abstract :
This paper presents a continuous-time ΔΣ modulator targeted at optimizing power efficiency for input bandwidth exceeding 50 MHz. Delay in the feedback path is carefully minimized and traditional techniques for DAC mismatch correction and excess loop delay compensation are both replaced with digital schemes. Power is also minimized by relaxing loop filter BW requirements and using a power efficient opamp topology. The modulator achieves 73 dB dynamic range (DR) in 80 MHz BW while consuming 23 mW. The peak SNR is 70 dB and the peak SNDR is 67.5 dB, resulting in FOMs of 168 dB and 163 dB based on DR and SNDR, respectively.
Keywords :
CMOS integrated circuits; compensation; delta-sigma modulation; filters; operational amplifiers; time-digital conversion; BW continuous-time delta-sigma modulator; CMOS technology; DAC mismatch correction; continuous-time ΔΣ modulator; feedback path Delay; frequency 80 MHz; gain 73 dB; loop delay compensation; noise figure 163 dB; noise figure 168 dB; noise figure 67.5 dB; noise figure 70 dB; power 23 mW; power efficient opamp topology; relaxing loop filter BW requirement; size 20 nm; Clocks; Computer architecture; Delays; Dynamic range; Latches; Modulation; Switches; Analog-to-digital conversion; DAC error correction; DAC error estimation; continuous-time delta-sigma modulator; excess loop delay compensation; finite gain-bandwidth compensation; multi-bit internal quantizer; quantizer metastability;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2387849
Filename :
7027855
Link To Document :
بازگشت