DocumentCode :
439177
Title :
Implementation of a 5 × 5 trits multiplier in a quasi-adiabatic ternary CMOS logic
Author :
Mateo, D. ; Rubio, A.
Author_Institution :
Univ. Politècnica de Catalunya, Barcelona, Spain
fYear :
1997
fDate :
16-18 Sept. 1997
Firstpage :
120
Lastpage :
123
Abstract :
Adiabatic switching is one technique to design low power digital IC. In order to diminish its expensive silicon area requirements an adiabatic ternary logic is proposed. A 5×5 trits (ternary signals) multiplier has been designed and implemented using this logic in a 0.7µm CMOS technology. Results show a satisfactory power saving and a decreasing of the area needed with respect to an adiabatic binary one.
Keywords :
Algebra; CMOS logic circuits; CMOS technology; Clocks; Decoding; Digital integrated circuits; Multivalued logic; Pipelines; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1997. ESSCIRC '97. Proceedings of the 23rd European
Conference_Location :
Southampton, UK
Type :
conf
Filename :
1470878
Link To Document :
بازگشت