DocumentCode :
439193
Title :
Novel level-identifying circuit for flash multi-level memories
Author :
Montanari, D. ; Van Houdt, J. ; Groeseneken, G. ; Maes, H.E.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
1997
fDate :
16-18 Sept. 1997
Firstpage :
184
Lastpage :
187
Abstract :
This paper presents a high-speed, small-area circuit specifically designed levels in the read out operation of a Flash Multi-Level Memory. The analog computation of the Euclidean Distance between the current real cell and the reference currents that represent the different logic version of the circuit has been integrated in a standard double-meta with a die area of only 140 × 100 µm2. Operating under a 5V power identifies the read-out current of a memory cell and associates it level in 9 nsec.
Keywords :
Analog computers; Costs; Delay effects; Euclidean distance; Integrated circuit technology; Logic circuits; MOSFET circuits; Silicon; Voice mail; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1997. ESSCIRC '97. Proceedings of the 23rd European
Conference_Location :
Southampton, UK
Type :
conf
Filename :
1470894
Link To Document :
بازگشت