DocumentCode :
439194
Title :
Practical low power design architecture for 256 Mb DRAM
Author :
Tanizaki, T. ; Fujino, T. ; Tsukude, M. ; Tsuruda, T. ; Morishita, F. ; Amano, T. ; Kato, H. ; Kobayashi, M. ; Arimoto, K.
Author_Institution :
Mitsubishi Electric Corp., Itami, Japan
fYear :
1997
fDate :
16-18 Sept. 1997
Firstpage :
188
Lastpage :
191
Abstract :
This paper proposes a new circuit design architecture which is effective for low power, and high speed DRAMs. The characteristics of this schemes are: 1) a fish bone layout of the sub-decode-line in the divided word line (DWL) architecture, 2) a hierarchical bit line (BL) precharge power line and 3) a nonreset row block control and 4) a lowered BL precharge level in self refresh mode. A 256 Mb DRAM using these techniques was fabricated by a 0.25 µm CMOS process. An extremely low stand-by current (23 µA) and self refresh current (478 µA) were obtained.
Keywords :
Bones; CMOS process; Capacitance; Circuit synthesis; Counting circuits; Energy consumption; Marine animals; Random access memory; Timing; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1997. ESSCIRC '97. Proceedings of the 23rd European
Conference_Location :
Southampton, UK
Type :
conf
Filename :
1470895
Link To Document :
بازگشت