DocumentCode :
439336
Title :
A 2.0Gbps multiplexer and a 2.7Gbps demultiplexer using 0.35 µm SOI-CMOS technology
Author :
Ueda, K. ; Nakura, T. ; Wada, Y. ; Maeda, S. ; Mashiko, K.
Author_Institution :
Mitsubishi Electric Corporation, Hyogo, Japan
fYear :
1998
fDate :
22-24 Sept. 1998
Firstpage :
448
Lastpage :
451
Abstract :
This paper describes a 4:1 multiplexer and a 1:4 demultiplexer using 0.35µm SOI-CMOS technology for ultra high-speed telecommunication system LSIs. The multiplexer adopts a shift register architecture with a modified counter operating stably at high-frequency, while the demultiplexer adopts a 2-bit tree architecture. The multiplexer and the demultiplexer uses double-rail flip-flop circuits which can operate at high-frequency due to their reduced parasitic capacitances. The multiplexer operates at 2.0 Gbps dissipating 122 mW and the demultiplexer operates at 2.7 Gbps with 128 mW at a 2.0V supply voltage.
Keywords :
CMOS technology; Counting circuits; Data processing; Flip-flops; Gallium arsenide; Large scale integration; Logic circuits; Multiplexing; Shift registers; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. ESSCIRC '98. Proceedings of the 24th European
Conference_Location :
The Hague, The Netherlands
Type :
conf
DOI :
10.1109/ESSCIR.1998.186305
Filename :
1471062
Link To Document :
بازگشت