DocumentCode :
439372
Title :
Investigation on low voltage, low power silicon bipolar design topology for high speed digital circuits
Author :
Schuppener, Gerd ; Pala, Costantino ; Mokhtari, Mehran
Author_Institution :
Royal Institute of Technology, Stockholm, Sweden
fYear :
1999
fDate :
21-23 Sept. 1999
Firstpage :
110
Lastpage :
113
Abstract :
This paper investigates a bipolar design topology which is suitable to operate from a voltage supply well below 1.5-V, while maintaining the ability of high frequency operation. We applied the topology in the design of different divide-by-4 circuits, which featured slightly changed component architecture. Measurements have shown operation at 1.0-V supply voltage and up to 4.2- GHz input frequency, and at 1.5-V up to 6-GHz. The power consumption is approximately 0.3-mW/latch and 1.2-mW/latch, respectively.
Keywords :
Circuit topology; Clamps; Clocks; Digital circuits; Energy consumption; Frequency measurement; Latches; Low voltage; Resistors; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1999. ESSCIRC '99. Proceedings of the 25th European
Conference_Location :
Duisburg, Germany
Type :
conf
Filename :
1471108
Link To Document :
بازگشت