DocumentCode :
439446
Title :
A low-power truly-modular 1.8GHz programmable divider in standard CMOS technology
Author :
Vaucher, C. ; Zhenhua Wang
Author_Institution :
Philips Research Laboratories, Eindhoven, Netherlands
fYear :
1999
fDate :
21-23 Sept. 1999
Firstpage :
406
Lastpage :
409
Abstract :
We present a modular and scalable divider architecture that is especially suited for low power applications. The implementation of the divider cells in SCL is described, and a new design method for power dissipation optimization, based on an AC simulation technique, is introduced. An 18bit implementation of the architecture in a conservative 0.35µm bulk CMOS technology is described, which achieved state-of-the-art power efficiency and input sensitivity for CMOS silicon technologies.
Keywords :
CMOS technology; Counting circuits; Delay; Design methodology; Design optimization; Frequency conversion; Frequency synthesizers; Power dissipation; Radio frequency; Tin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1999. ESSCIRC '99. Proceedings of the 25th European
Conference_Location :
Duisburg, Germany
Type :
conf
Filename :
1471182
Link To Document :
بازگشت