DocumentCode :
439453
Title :
Distributed active clock network
Author :
Gutnik, Vadim ; Chandrakasan, Anantha
Author_Institution :
Massachusetts Institute of Technology, Cambridge, MA, United States
fYear :
1999
fDate :
21-23 Sept. 1999
Firstpage :
432
Lastpage :
435
Abstract :
A distributed clock network can alleviate problems of skew and jitter in GHz-clock-speed microprocessors. A proof-of-concept chip fabricated in a 0.6µm process achieves 354MHz operation of 4 phase-locked oscillators. Supply noise insensitive, current controlled oscillators; nonlinear, modelock-resistant phase detectors; and the loop filters needed for multiple interconnected PLLs are integrated on chip, with a total area per PLL of less than 0.02mm2.
Keywords :
Clocks; Current supplies; Detectors; Filters; Jitter; Microprocessors; Oscillators; Phase detection; Phase locked loops; Phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1999. ESSCIRC '99. Proceedings of the 25th European
Conference_Location :
Duisburg, Germany
Type :
conf
Filename :
1471189
Link To Document :
بازگشت