DocumentCode :
439477
Title :
Optimum voltage swing on on-chip and off-chip interconnects
Author :
Svensson, Christer
Author_Institution :
Linköping University, Sweden
fYear :
2000
fDate :
19-21 Sept. 2000
Firstpage :
85
Lastpage :
88
Abstract :
A reduced voltage swing is often used to save power on interconnects. We investigate what is the optimum voltage swing for minimum power in different situations. This is done by modelling power versus voltage swing of the driver-interconnect-receiver combination, and look for the minimum of this power consumption. The results are illustrated by examples from a 0.18 µm CMOS process.
Keywords :
CMOS technology; Clocks; Delay; Energy consumption; Frequency; Integrated circuit interconnections; Inverters; Power system interconnection; Semiconductor device modeling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. ESSCIRC '00. Proceedings of the 26rd European
Conference_Location :
Stockholm, Sweden
Type :
conf
Filename :
1471219
Link To Document :
بازگشت