DocumentCode :
439541
Title :
Accurate a priori signal integrity estimation using a multilevel dynamic interconnect model for deep submicron VLSI design
Author :
Zheng, Li-Rong ; Pamunuwa, Dinesh ; Tenhunen, Hannu
Author_Institution :
Royal Institute of Technology, Stockholm, Sweden
fYear :
2000
fDate :
19-21 Sept. 2000
Firstpage :
352
Lastpage :
355
Abstract :
A multilevel dynamic interconnect model was derived for accurate a priori signal integrity estimates. Cross-talk and delay estimations over interconnects in deep submicron technology were analyzed systematically using this model. Good accuracy and excellent time-efficiency were found compared with electromagnetic simulations. We aim to build a dynamic interconnect library with this model to facilitate the interconnect issues for future VLSI design.
Keywords :
Circuit noise; Crosstalk; Electrical capacitance tomography; Integrated circuit interconnections; Routing; Signal analysis; Signal design; Timing; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. ESSCIRC '00. Proceedings of the 26rd European
Conference_Location :
Stockholm, Sweden
Type :
conf
Filename :
1471284
Link To Document :
بازگشت