DocumentCode :
439555
Title :
A novel high speed low power logic family: Race logic
Author :
Lee, Se Joong ; Yoo, Hoi Jun
Author_Institution :
Korea Advanced Institute of Science and Technology, Taejon, Korea
fYear :
2000
fDate :
19-21 Sept. 2000
Firstpage :
419
Lastpage :
422
Abstract :
A new logic family, Race Logic, is proposed for high speed and low power applications. Race Logic does not use transistors but utilise timing difference between two racing signals to implement boolean logic operations. Because the number of transistors is very small compared to conventional logic styles, delay time from clock to output is very small and the power consumption is also minimized. Various kinds of combinational circuits are simulated, and a 64bit carry look-ahead adder is fabricated using Race Logic.
Keywords :
Boolean functions; Clocks; Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2000. ESSCIRC '00. Proceedings of the 26rd European
Conference_Location :
Stockholm, Sweden
Type :
conf
Filename :
1471299
Link To Document :
بازگشت