DocumentCode :
439573
Title :
A 1.8 GHz CMOS Δ Σ fractional-N synthesizer
Author :
De Muer, B. ; Steyaert, M.
Author_Institution :
ESAT - MICAS K.U. Leuven, Heverlee
fYear :
2001
fDate :
18-20 Sept. 2001
Firstpage :
13
Lastpage :
16
Abstract :
A 1.8 GHz ΔΣ fractional-N frequency synthesizer is presented. The digital synthesizer part is integrated together with an LC- VCO, a 35 kHz dual-path loop filter and a 16 modulus prescaler in 0.25µm CMOS technology. The zero-dead zone phase detector is optimized towards linearity and spurious suppression. The influence of MASH and multi-bit, single-loop ΔΣ modulators on the synthesizer performance is simulated and experimentally verified. The synthesizer consumes 35 mA from a single 2 V power supply, 25 mA of which is due to the integrated VCO. The measured phase noise is lower than -120 dBc/Hz at 600 kHz. Reference spurs are below - 75 dBc, while the fractional spur level is lower than - 100 dBc.
Keywords :
CMOS technology; Detectors; Digital filters; Frequency synthesizers; Linearity; Multi-stage noise shaping; Noise measurement; Phase detection; Power supplies; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria
Type :
conf
Filename :
1471322
Link To Document :
بازگشت