DocumentCode :
439588
Title :
Power efficient charge pump in deep submicron standard CMOS technology
Author :
Pelliconi, Roberto ; Iezzi, David ; Baroni, Andrea ; Pasotti, Marco ; Rolandi, Pier Luigi
Author_Institution :
STMicroelectronics, Agrate Brianza, MI, Italy
fYear :
2001
fDate :
18-20 Sept. 2001
Firstpage :
73
Lastpage :
76
Abstract :
A power efficient charge pump is proposed. The use of low voltage transistors and of a simple 2-phase clocking scheme allows the use of higher frequencies compared to conventional solutions, thus obtaining high current, high efficiency and small area. Measurements show good results for frequencies around 100MHz. Two testpatterns have been fabricated, one with three stages and one with five stages, in a 1.8V 0.18micro;m standard CMOS digital process (6 metals) with triple well. High voltage capacitors have been implemented using metal to metal parasitic capacitance.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria
Type :
conf
Filename :
1471337
Link To Document :
بازگشت