DocumentCode :
439659
Title :
Evaluation of skew tolerance in delayed clocking scheme for dynamic circuits
Author :
Garg, Manish ; Katoch, Atul
Author_Institution :
Philips Research Laboratories, Eindhoven, The Netherlands
fYear :
2001
fDate :
18-20 Sept. 2001
Firstpage :
381
Lastpage :
384
Abstract :
We evaluate the skew tolerance in delayed clock distribution scheme for high speed dynamic circuits. The expression for clock skew tolerance is derived based on various timing constraints. The influence of duty cycle and timing of delayed clocks on skew tolerance is analysed. The design issues involved in the implementation of the delayed clocking scheme are discussed. A 410ps 64-bit parallel adder in 100 nm CMOS process technology is designed with high skew tolerance and low design cost.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria
Type :
conf
Filename :
1471413
Link To Document :
بازگشت