DocumentCode :
439669
Title :
Design and analysis methodology for a bluetooth sub-micron CMOS PA
Author :
Knopik, V. ; Gerna, D. ; Belot, D. ; Castagné, M. ; Gasquet, D. ; Nativel, L.
Author_Institution :
STMicroelectronics - Central R&D, Crolles, France
fYear :
2001
fDate :
18-20 Sept. 2001
Firstpage :
421
Lastpage :
424
Abstract :
This paper presents the methodology to design a Power Amplifier in sub-micron CMOS technology, taking into account all the parasitic effects. A modeling of the bonding distribution, lead frame and board parasites was defined to accurately design such a cell. A radiated electric field characterization was investigated to see the package and metal influence, and to point out propagation issues above a silicon chip. The PA has been integrated in a double oxide 0.18 µm RF CMOS. It delivers 8dBm output power with more than 25% of efficiency at 2.45GHz.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria
Type :
conf
Filename :
1471423
Link To Document :
بازگشت