Title :
A fully integrated 2.4GHz LC-VCO frequency synthesizer with 3ps jitter in 0.18 µm standard digital CMOS copper technology
Author :
Da Dalt, N. ; Derksen, S. ; Greco, P. ; Sandner, C. ; Schmid, H. ; Strohmayer, K.
Author_Institution :
Infineon Technologies Austria, Villach, Austria
Abstract :
A fully integrated low jitter frequency synthesizer with a 2.4GHz LC-VCO PLL realized in a standard digital O. 18um CMOS copper technology with 1.8V supply is presented. The system is designed to provide various output clock signals for a transceiver chip. Sampling clocks for on-chip ADC and DAC modules are also generated, therefore low jitter is required. The system also includes an additional digital PLL and programmable fractional dividers. We present the general concept, special issues related to low jitter, and finally testchip results. We show the effects of two different PLL bandwidths on timing jitter. The synthesizer achieves 3ps RMS long-term jitter on a 200MHz output with 20mW power and an area of 0.7mm2.
Keywords :
CMOS technology; Clocks; Copper; Frequency synthesizers; Jitter; Phase locked loops; Sampling methods; Signal design; Testing; Transceivers;
Conference_Titel :
Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European
Conference_Location :
Villach, Austria