DocumentCode :
439745
Title :
Energy-delay tradeoffs in combinational logic using gate sizing and supply voltage optimization
Author :
Stojanovic, V. ; Markovic, D. ; Nikolic, B. ; Horowitz, M.A. ; Brodersen, R.W.
Author_Institution :
Stanford University
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
211
Lastpage :
214
Abstract :
This paper relates the potential energy savings to the energy profile of a circuit. These savings are obtained by using gate sizing and supply voltage optimization to minimize energy consumption subject to a delay constraint. The sensitivity of energy to delay is derived from a linear delay model extended to multiple supplies. The optimizations are applied to a range of examples that span typical circuit topologies including inverter chains, SRAM decoders and adders. At a delay of 20% larger than the minimum, energy savings of 40% to 70% are possible, indicating that achieving peak performance is expensive in terms of energy.
Keywords :
Circuit topology; Constraint optimization; Decoding; Delay lines; Energy consumption; Inverters; Logic gates; Potential energy; Random access memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471503
Link To Document :
بازگشت