DocumentCode :
439807
Title :
A 12b 80MSps pipelined ADC core with 190mW consumption from 3V in 0.18 µm digital CMOS
Author :
Loloee, A. ; Zanchi, A. ; Huawen Jin ; Shehata, S. ; Bartolome, E.
Author_Institution :
Texas Instruments, Inc., Dallas, TX, USA
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
467
Lastpage :
470
Abstract :
The ADC presented demonstrates the efficiency of the straight 1.5 bit-per-stage pipelined approach up to 12b resolution and 80MSps speed. Performance of 66dB SNR and 75dB SFDR at 80MSps/31MHz input is obtained without calibration, drawing 192mW in the analog core (259mW total) from 3V supply. Same values are achieved at 100MSps when the power is increased to 391mW. The ADC has been fabricated in a purely digital 0.18µm CMOS process, in order to allowing for integration with advanced DSP cores. Still the popular figure of merit considering power-effective resolution-speed, rates this converter´s performance among the best in its class.
Keywords :
Capacitors; Clocks; Crosstalk; Digital signal processing; Feedback loop; Filtering; Instruments; Protocols; Sampling methods; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471566
Link To Document :
بازگشت