DocumentCode :
439862
Title :
A mixed-mode array processor with polynomial-type couplings
Author :
Laiho, M. ; Paasio, A. ; Kananen, A. ; Halonen, K.
Author_Institution :
Helsinki University of Technology, Finland
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
695
Lastpage :
698
Abstract :
A mixed-mode parallel processor is presented in which the processing units can be coupled with first-, second-and third-order polynomial feedback terms of the state of a processing unit. It combines analog and digital processing so that the realization of couplings and the polynomial terms are implemented with analog blocks whereas integration of cell state is digital and A/D- and D/A converters are used to interface between them. A network with 2*72 processing units with 36 layers of memory in each was manufactured using a 0.25µm digital CMOS process. The network can perform gray scale Heun´s integration for a 72*72 data while keeping all I/O operations local. Experimental results of the chip characteristics are shown.
Keywords :
Analog-digital conversion; Cellular neural networks; Coupling circuits; Decoding; Electronic circuits; Epilepsy; Laboratories; Polynomials; Signal generators; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471622
Link To Document :
بازگشت