DocumentCode :
439878
Title :
Comparison of programmable FIR filter architectures for low power
Author :
Solla, Timo ; Vainio, Olli
Author_Institution :
u-Nav Microelectronics, Tampere, Finland
fYear :
2002
fDate :
24-26 Sept. 2002
Firstpage :
759
Lastpage :
762
Abstract :
Several implementation approaches for programmable Finite Impulse Response digital filters are compared for silicon area and power dissipation. The designs include a fully programmable MAC-based filter processor, and dedicated architectures where the filter coefficients can either be stored in registers or are fixed before synthesis. The key question is whether chip area or power can be saved by designing an optimized core processor, as compared to synthesized implementations with a straightforward mapping between the signal flow graph and the architecture.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. ESSCIRC 2002. Proceedings of the 28th European
Conference_Location :
Florence, Italy
Type :
conf
Filename :
1471638
Link To Document :
بازگشت