DocumentCode :
440227
Title :
Innovating SRAM design for fast process related defect recognition and failure analysis
Author :
Coppens, P. ; Vanhorebeek, G. ; De Backer, E. ; Yuan, X.-J.
Author_Institution :
Alcatel Microelectronics, Oudenaarde, Belgium
Volume :
1
fYear :
1999
fDate :
13-15 Sept. 1999
Firstpage :
220
Lastpage :
223
Abstract :
A special SRAM has been designed as a yield enhancement vehicle in a 0.35 μm CMOS technology. Extra design rules were added to encourage process defects on certain places and discourage them on others. From the failure signature of a memory cell (0 or 1 failure) and its failure extent (single cell, double cell, bitline, wordline, etc.) one can uniquely determine the process related cause of the failure. By this innovating design any process related defect can be linked with high probability to a certain failure signature and its extent which allows to find easily the location of the failure. By simply testing the SRAM the main cause of failure can be found which can help to drive yield improvement. In this work the design philosophy of this SRAM is described, illustrated with some examples of process related defects that proved the usefulness and the strength of the design.
Keywords :
CMOS technology; Circuit testing; Circuit topology; Failure analysis; Microelectronics; Process design; Random access memory; Space technology; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Device Research Conference, 1999. Proceeding of the 29th European
Conference_Location :
Leuven, Belgium
Print_ISBN :
2-86332-245-1
Type :
conf
Filename :
1505479
Link To Document :
بازگشت