DocumentCode :
444481
Title :
A baseband transceiver architecture for WCDMA/HSDPA communications
Author :
Huang, Chien-Jen ; Ma, Hsi-Pin
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
1
fYear :
2005
fDate :
13-16 June 2005
Firstpage :
140
Abstract :
In this paper, a baseband transceiver system, architecture design and verification for WCDMA/HSDPA communications is presented. The proposed receiver consists of a channel estimator for channel estimation and receiver parameter calculation, a carrier synchronization and timing synchronization block for carrier frequency offset and clock offset compensation, and an equalizer for ISI suppression. The receiver architecture design adopts applicable algorithms to design each building blocks but still with good performance or even better. The final simulation results show the proposed architecture can satisfy the system specification with better performance compared to other implementations.
Keywords :
3G mobile communication; broadband networks; channel estimation; code division multiple access; interference suppression; intersymbol interference; packet radio networks; radio links; synchronisation; transceivers; HSDPA communications; WCDMA; baseband transceiver architecture; carrier frequency offset; carrier synchronization; channel estimator; clock offset compensation; intersymbol interference suppression; receiver architecture design; receiver parameter calculation; timing synchronization block; Algorithm design and analysis; Baseband; Channel estimation; Clocks; Equalizers; Frequency estimation; Frequency synchronization; Multiaccess communication; Timing; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Networks, Communications and Mobile Computing, 2005 International Conference on
Print_ISBN :
0-7803-9305-8
Type :
conf
DOI :
10.1109/WIRLES.2005.1549399
Filename :
1549399
Link To Document :
بازگشت